A 5 GHz LOW NOISE AMPLIFIER ON 0.35 µm BiCMOS SiGe

Fotis Plessas, Grigorios Kalivas

Applied Electronics Laboratory
Department of Electrical and Computer Engineering
University of Patras, Patras, Greece
Email: plessas@ee.upatras.gr

ABSTRACT

The Low Noise Amplifier (LNA) presented in this work offers a gain of 20 dB, a noise figure of 1.6 dB, with an input referred third-order intercept point of –4.5 dBm and a 1 dB compression point of -16 dBm at 5.2 GHz, using 0.35 µm BiCMOS SiGe. It operates on 5 V and requires 10 mA. The output and the input of the amplifier are matched internally to 50 Ω. The amplifier includes an image reject filter, an adaptive bias network, an RLC tank and input / output balun transformers. The image reject filter attenuates the image signal by providing low impedance at that frequency and is tuned by voltage control. An adaptive bias network is used, which allows the user to select the bias current in an adaptive manner, depending upon the requirements of the individual system. (Low NF, high gain, low consumption etc.)

1. INTRODUCTION

The 5 GHz wireless LAN market grows rapidly and offers various benefits to the user. 5 GHz LAN technology supports multimedia services, real time voice and video transfer, and other bandwidth intensive applications. However, the design, integration and fabrication of high quality components at 5 GHz frequencies are very demanding. One of the most critical parts of the front-end is the low noise amplifier, which sets the noise figure of the receiver and enhances the signal before demodulation.

Low noise amplifier design is required to meet several goals, such as minimizing the noise figure and the power consumption, providing high gain, linearity and input / output matching. At high frequencies, where the Miller effect is increased, cascode configurations are frequently preferred. In recent years low noise amplifiers with good performance have been reported especially in CMOS technology [1-4]. In this paper we present the design of a bipolar amplifier with a tunable image reject filter, which uses MOS transistors.

Referring to the single-ended cascode amplifier (Fig. 1) we note that the common-emitter device determines the overall noise figure, which is given by [5]:

\[
NF = 1 + \frac{r_s + r_e}{R_s} + \frac{g_m \cdot R_s}{2 \cdot \beta} + \frac{1}{2 \cdot \beta \cdot g_m \cdot R_s} \left( \frac{\omega_r}{\omega_s} \right)^2 + \frac{g_m \cdot R_s}{2} \left( \frac{\omega_s}{\omega_r} \right)^2 + \frac{4 \cdot R_s}{R_c} \left( \frac{\omega_r}{\omega_r} \right)^2
\]

(1)

The conditions to achieve matching employing inductive degeneration are [5]:

\[
\omega_r \cdot L_E + r_s + r_e \cdot \left( \frac{\omega_s}{\omega_r} \cdot \beta \right)^2 \equiv R_s
\]

(2a)

\[
\omega_s^2 \cdot (L_B + L_E) \equiv 1
\]

(2b)

Equation 2a shows that at resonance, which is determined by input inductance L_B, the input impedance is almost real and proportional to L_E.

In section 2 we present the differential cascode topology, in section 3 the design of the tunable image reject filter and in sections 4 and 5 the input / output balun transformers and the adaptive bias network respectively. The simulation results in this work were obtained using ADS 2002®.

2. DIFFERENTIAL CASCODE TOPOLOGY

Differential cascode topology offers important advantages in terms of noise, bandwidth and reverse isolation. In addition to these, the parasitic source degeneration is obliterated and the interference produced inside the chip after the implementation is significantly

® Agilent Technologies
lower with respect to the single-ended structures. Input and output transformers are used to do the conversion from single-ended to differential and vice versa.

As we have mentioned before, the common emitter device determines the overall noise figure of the amplifier. For such a device there is an optimum source impedance (not necessarily 50 Ω) given by [6]:

\[
R_{\text{v,opt}} = \left( \frac{1}{M \cdot N} \right) \left[ \frac{J_c}{f} \left( n \cdot \frac{V_T}{2} + (r_e + r_b) \right) \right]
\]

\[
\left[ \frac{J_c}{2 \cdot V_T} \left( r_e + r_b \right) \left( 1 + \frac{f_i^2}{\beta_{\text{DC}} \cdot f^2} \right) + \frac{n^2 \cdot f_i^2}{4 \cdot \beta_{\text{DC}} \cdot f^2} \right]
\]

where the subscript u corresponds to the base-emitter resistance sum of a single (unit) device, \( J_c \) is the collector dc current density, \( f_i \) is the unity current gain frequency, \( n \) is the junction grading factor (taking values from 1 to 1.2), \( V_T \) is the threshold voltage and \( M \cdot N \) is the device size relative to the unit device. There is an optimum \( M \cdot N \) product for which \( R_{\text{v,opt}} \) could be equal to 50 Ω. The minimum NF is then given by [6]:

\[
\text{NF}_{\text{min}}(J_c) = 1 + \frac{n}{\beta_{\text{DC}}} + \frac{J_c}{2 \cdot V_T} \left( r_e + r_b \right) \left( 1 + \frac{f_i^2}{\beta_{\text{DC}} \cdot f^2} \right) + \frac{n^2}{\beta_{\text{DC}}}
\]

To achieve the minimum noise figure the designer should select the appropriate current density. In Figure 3 we show the simulation results of the minimum noise figure versus the current density.

As the optimum bias current, we selected the value of 0.41 mA per device. It will be shown in the next section that the amplifier is able to operate with different bias currents while exhibiting very good performance. The tuned amplifier provides selective amplification and considerably lower power consumption. In combination with the notch filter, it rejects the unwanted signals. The tank is a parallel RLC network.

3. THE TUNABLE IMAGE REJECT FILTER

Image frequency is an undesired signal twice the IF frequency above or below the useful radio frequency depending on whether upper or lower LO injection is used. An image reject filter is always needed before the mixer to attenuate this signal [7].

The gain curve of the low noise amplifier including the image reject (notch) filter is shown in Figure 5. The filter includes an inductor, a capacitor and an I-mode MOS varactor. Two identical filters are connected to the collectors of both the common-emitter devices of the differential amplifier. A 9 dB attenuation is achieved at
the image frequency in contrast to more than 20 dB gain at the center frequency.

![Figure 5](image1.png)

**Figure 5.** The result of the Notch filter at the gain of the LNA.

The image reject filter (notch filter) is tuned by an inversion-mode MOS varactor which is controlled by an external voltage. The two p-MOS transistors shown in Figure 4 implement the I-mode MOS varactor.

This technique provides the advantage of rapid capacitance variations for small tuning voltage variations. (0.4 pF for 100 mV voltage variation). The notch of the filter is swept from 4.5 GHz - 4.9 GHz for 2.6 V to 2.4 V tuning voltage respectively. The slope of the tuning voltage versus frequency curve at 4.7 GHz, which is the center frequency of the image filter, is 2 MHz/mV.

4. THE INPUT / OUTPUT BALUN TRANSFORMERS

The transformer improves the input matching and the maximum available output gain but introduces further noise. Furthermore we could not achieve the minimum noise figure, shown in Figure 6. On this plot the minimum noise figure and the succeeded noise figure is plotted for 1:1 ratio of transformer turns. The transformer is used only to convert the single-ended signals to differential and vice versa in that case. It is obvious that within the frequency range of operation the actual noise figure is very close to the minimum noise figure.

![Figure 6](image2.png)

**Figure 6.** The noise figure and the minimum noise figure of the LNA.

To produce best input matching and maximum available gain we had to change the ratio of turns. Through simulation it was found that for n = 1:2 the achieved NF (Fig. 7) departs from the one before. Comparing Figures 6 and 7 we can verify that the transformers introduce extra noise and prevent us from achieving the minimum noise figure.

5. THE ADAPTIVE BIAS NETWORK

An adaptive bias network has been used to select the desirable bias current depending on the required objective: maximum performance, low consumption, or a combination of both the above options. The selection of the desirable bias current is achieved by a 5-bit signal. The configuration of this circuit is as shown in Figure 8. If one of the five bits is high and the other four are low, the corresponding transistor is active and the selected current runs through the corresponding resistance. The topology is completed with an improved current mirror using an extra transistor. This transistor reduces the part of the reference current used to drive the two identical transistors of the simple current mirror.

![Figure 8](image3.png)

**Figure 8.** The adaptive bias network.
Using this adaptive bias network the amplifier is able to operate consuming five different values of  $I_c$. The noise figure, the gain and the input impedance for each one is presented in the results section. By careful design of the input matching, the noise figure is kept at low levels for all the different bias currents whereas the gain does not change significantly.

6. RESULTS

Table 1 summarizes the simulated results such as the noise figure, available gain and input impedance for the different values of $I_c$.

<table>
<thead>
<tr>
<th>$I_c$ (mA)</th>
<th>NF</th>
<th>Gain</th>
<th>Re[Z(1,1)]</th>
<th>Im[Z(1,1)]</th>
</tr>
</thead>
<tbody>
<tr>
<td>4</td>
<td>1.8</td>
<td>15</td>
<td>41</td>
<td>-18</td>
</tr>
<tr>
<td>6</td>
<td>1.7</td>
<td>17</td>
<td>46</td>
<td>-9.0</td>
</tr>
<tr>
<td>8</td>
<td>1.6</td>
<td>18</td>
<td>51</td>
<td>-2.4</td>
</tr>
<tr>
<td>10</td>
<td>1.6</td>
<td>19</td>
<td>55</td>
<td>2.7</td>
</tr>
<tr>
<td>12</td>
<td>1.6</td>
<td>19</td>
<td>58</td>
<td>7.0</td>
</tr>
</tbody>
</table>

The shape of the gain curve, is as shown in Figure 9 for bias currents from 4 mA to 12 mA. From the simulation results we noticed that within a considerable bandwidth (more that 500 MHz) the gain variation is very small (0.5 dB)

![Figure 9. The Gain of the LNA.](image)

The NF for the same bias currents is also plotted in Figure 10.

![Figure 10. The Noise Figure of the LNA.](image)

In Table 2, the input $P_{1dB}$ and input IP3 for different values of $I_c$ are presented.

<table>
<thead>
<tr>
<th>$I_c$ (mA)</th>
<th>Input $P_{1dB}$ (dBm)</th>
<th>Input IP3 (dBm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>4</td>
<td>-20</td>
<td>-14</td>
</tr>
<tr>
<td>6</td>
<td>-18</td>
<td>-10</td>
</tr>
<tr>
<td>8</td>
<td>-17</td>
<td>-7</td>
</tr>
<tr>
<td>10</td>
<td>-16</td>
<td>-4.5</td>
</tr>
<tr>
<td>12</td>
<td>-14</td>
<td>-2.4</td>
</tr>
</tbody>
</table>

7. CONCLUSIONS

A 5.2 GHz variable gain low noise amplifier has been demonstrated using a differential cascode topology. The amplifier comprises of a tunable image reject filter an adaptive bias network, which allows for different collector currents and a resonant RLC tank. Simulated results produced a NF of 1.6 dB, a gain of 20 dB, a $P_{1dB}$ of -16 dBm and an IP3 of -4.5 dBm at 5.2 GHz. The tuning range of the notch filter is from 4500 GHz to 4900 GHz and the image rejection at 4.7 GHz is 10 dB. An I-mode MOS varactor, controlled by an external voltage, is used to tune the filter. Input and output transformers are used to generate differential inputs and combine differential outputs to single-ended. Currently, the chip layout is designed for fabrication in a 0.35 µm BiCMOS SiGe process.

8. REFERENCES


